Instructions .

instructions of all the The basic structure is on follows:

opcode Register A Reg. B Reg. C Proced CI bits, R Type:

Reg C | Immediate
(3 bit) (8 bit) cybit) (3 vit) I Type:

Immediate opoode | Reg. A (4 bit) (3 bit) I Type: (9 bit eighted)

implementation follows there For each, the

Sending the PC to memory and fetching the instruction, along with this, we can

also increment PC.

Decode the instructions and read the registers. In case of Jump and BEG, we can also tatte calculate the target address by adding immediate to PC,

3. In this step, Aperations one done on the read values using the ALU.

This in cludes add/nand for ADD, ADC,

ADZ, NDU, NDC etc. Abo, immediate is added to base address in this step

A. In case of load / store, memory is read/norithen to in this step.

5. The result is stoned back in RF.

. ADD. ADC, ADZ, NDU, NDC, NDZ

STATES:

So : Theremunt PC | PC\_Hoite | PC\_Hoite | PC\_Hoite | Alu\_A | Alu\_B | Alu\_C > pc | PC\_Hoite | PC\_Hoi

Fi: Read Registers

IR 11-2  $\rightarrow f - h$ IR 8-6  $\rightarrow f - h$  f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h f - h

52! Ash Perform operation

to Alu-A | ts-write

t\_ -> Alu-B | alu-op ( beganding on | [2]

Alu-C -> ts | whether add

To be done)

88: Noite to register file

t\_ -> T-D3 | rf-write | t\_3 |

11 -> T-D3 | rf-write | t\_3 |

12 -> T-D3 | rf-write | t\_3 |

13 -> T-D3 | rf-write | t\_3 |

14 -> T-D3 | rf-write | t\_3 |

15 -> T-D3 | rf-write | t\_3 |

16 -> T-D3 | rf-write | t\_3 |

17 -> T-D3 | rf-write | t\_3 |

18 -> T-D3 | rf-write | t\_3 |

19 -> T-D3 | rf-write | t\_3 |

10 -> T-D3 | rf-write | t\_3 |

10 -> T-D3 | rf-write | t\_3 |

10 -> T-D3 | rf-write | t\_3 |

11 -> T-D3 | rf-write | t\_3 |

12 -> T-D3 | rf-write | t\_3 |

13 -> T-D3 | rf-write | t\_3 |

14 -> T-D3 | rf-write | t\_3 |

15 -> T-D3 | rf-write | t\_3 |

16 -> T-D3 | rf-write | t\_3 |

17 -> T-D3 | rf-write | t\_3 |

18 -> T-D3 | rf-write | t\_3 |

19 -> T-D3 | rf-write | t\_3 |

10 -> T-D3 | rf-write | t\_3 |

11 -> T-D3 | rf-write | t\_3 |

12 -> T-D3 | rf-write | t\_3 |

13 -> T-D3 | rf-write | t\_3 |

14 -> T-D3 | rf-write | t\_3 |

15 -> T-D3 | rf-write | t\_3 |

16 -> T-D3 | rf-write | t\_3 |

17 -> T-D3 | rf-write | t\_3 |

18 -> T-D3 | rf-write | t\_3 |

18 -> T-D3 | rf-write | t\_3 |

19 -> T-D3 | rf-write | t\_3 |

10 -> T-D3 | rf-write | t\_3 |

11 -> T-D3 | rf-write | t\_3 |

12 -> T-D3 | rf-write | t\_3 |

13 -> T-D3 | rf-write | t\_3 |

14 -> T-D3 | rf-write | t\_3 |

15 -> T-D3 | rf-write | t\_3 |

16 -> T-D3 | rf-write | t\_3 |

17 -> T-D3 | rf-write | t\_3 |

17 -> T-D3 | rf-write | t\_3 |

18 -> T-D3 | rf-write | t\_3 |

18 -> T-D3 | rf-write | t\_3 |

18 -> T-D3 | rf-write | t\_3 |

19 -> T-D3 | rf-write | t\_3 |

10 -> T-D3 | rf-write | t\_3 |

10 -> T-D3 | rf-write | t\_3 |

10 -> T-D3 | rf-write | t\_3

IR 5-3 -> Y-A3



the addition is done only if conditions
the addition is done only if conditions
off for in structions are met. For e.y.,

ALC needs G to be set. So, if the
command is ALC (identified by Is, = 1), we
need to make save C=1. This is done
using the given formula.

The condition is notition in compact here.

We can easily use a decoder to do

the transition.

[ use. 4 input decoder with inputs being]

$$S_6 \stackrel{\checkmark}{\longrightarrow} S_6 \stackrel{\checkmark}{\longrightarrow} S_4 \stackrel{\checkmark}{\longrightarrow} S_2 \stackrel{\checkmark}{\longrightarrow} S_5$$



5:

S7 :



9. LW



S8: Calculating Address

IR-6 -> 8f-A2 | ti-write

Tf-D2 -> t2 | t2-write

IR-5-6 -> SE6



So: 10 ad

ty -> Mem\_A | Mem\_read Mem\_D -> Brf\_d3 | rf\_write IR 11-9 -> rf\_93 |

Mem\_read

Tf\_ write

Tf\_ write

Ts

Man

Tread

Tread

Tread

Tread

5. SW



Sio: Writing to Memory

to Mem\_A

TRILD > rf-Qu

rf-du > Mem\_D



LA So -> S' -> +2 = 000 SIV SIV read memory address and initialise counter IR 11-9 - + +f. A1 . | +1. mite \*f-D, -> t. +. write 2 DA, p.fold, '000' -> t2 write to of the read memory and Men-read ty has the write t, -> mem -A mem\_D -> J-d3 t2 → 5-03 nerease manory address 50: t, -> alu\_A | t,-write +1 -1 +1 -> alu-B alu-add alu\_c ->+, S14: increase counter 11 to-write to -> alu-A +1 - 1 alu-B alu-add alu-c -> t2









